# Comment on "Quantum Multiplexer Designing and Optimization applying Genetic Algorithm"

Subhasis Pal, Arijit Roy and Dibyendu Chatterjee

Department of Electronics, West Bengal State University Department Berunanpukuria, Barasat, Kolkata 700 126, India

#### Abstract

We have noticed that many fundamental laws and rules of quantum-circuit are violated in a work published in International Journal of Computer Science Issues [1]. The authors of this published work presented a quantum multiplexing circuit which is composed of half-adders, i.e. quantum multiplexing functionality is claimed to achieve by using few units of quantum half-adder. The authors performed 'qubit copying', 'fanout' etc. in the quantum circuit which are prohibited. Apart from these, two quantum circuits are claimed to be equivalent to each other though their operational matrices are not same. In this article, we have explained the mentioned violations in details.

**Keywords:** Quantum Circuit, Quantum Multiplexer, Quantum Bit Copying.

## 1. Comment – I

## 1.1 Section A

The 4:1 QMUX proposed in the ref. [1] is constructed using four quantum half-adder circuit. According to the authors of Ref. [1], the dotted blocks in the QMUX circuits shown in Fig. 3 and Fig. 2 (fourth QHA section and its equivalent circuit) of Ref. [1] are equivalent circuit of QHA [2]. But if we simplify the QHA using CNOT, Controlled-square-root of NOT gate (i.e. CV gate) and Controlled-square-root of NOT adjoint (i.e.  $CV^{\dagger}$  gate) then the resulted circuit does not matches with the dotted portion of the circuits in Ref. [1]. Additionally, the tensor like symbol ' $\otimes$ ' used the quantum circuits in Ref. [1] provides no meaningful operation.

The fourth QHA section of the multiplexer circuit and its equivalent circuit are shown in Fig. 2 of Ref. [1] and these circuits are repeated for ease of explanation and shown in Fig. 1 of this article.

The authors of Ref. [1] claim that the bottom circuit of the circuit shown Fig. 1 (a) is equivalent of the top circuit of the same figure. However, we found that this is not true. Next, we have provided an explanation to proof that the said circuits are not equivalent.

**Proof:** Since, the authors used non-conventional circuit symbol, first we assume tensor like symbol represents

CNOT gate and Controlled-Controlled tensor like symbol represents a Toffoli gate. Based on these assumptions we have re-drawn the circuit which is shown in Fig. 1 (b). Note that the assumed circuit is not too an equivalent of QHA circuit. The authors used some two-qubit gates to represent a desired circuit. This combination of the primitive gates can be optimized and such an optimized circuit is shown in Fig. 2.



Fig. 1 (a) Fig. 2 of Ref. [1]. (b) Our assumed circuit of Fig. 1 (a).



Fig. 2 (a) Optimized circuit of circuit shown in Fig. 1. (b) Equivalent of circuit of (a).

The equivalent circuit shown in Fig. 2(b) is obtained by applying moving rule and deletion rule [3] on the circuit shown in Fig. 2(a). The operational matrix of the circuit shown in Fig. 2 can be expressed as (with self explanatory notation):

$$\begin{split} M_1 = (U_{SWAP} \bigotimes ID) \cdot (ID \bigotimes U_V) \cdot (U_{SWAP} \bigotimes ID) \cdot U_{Toffoli} \cdot \\ (U_{CN} \bigotimes ID) \end{split}$$

On the other hand, the operational matrix  $(M_2)$  of the



equivalent circuit shown in Fig. 1(b) (bottom circuit) can be expressed as:

|                  | /1  | 0 | 0 | 0 | 0 | 0 | 0 | 0  |   | /1    | 0 | 0 | 0 | 0 | 0 | 0 | 0  |  |  |
|------------------|-----|---|---|---|---|---|---|----|---|-------|---|---|---|---|---|---|----|--|--|
| M <sub>2</sub> = | 0   | 1 | 0 | 0 | 0 | 0 | 0 | 0  |   | 0     | 1 | 0 | 0 | 0 | 0 | 0 | 0  |  |  |
|                  | 0   | 0 | 1 | 0 | 0 | 0 | 0 | 0  |   | 0     | 0 | 1 | 0 | 0 | 0 | 0 | 0  |  |  |
|                  | 0   | 0 | 0 | 1 | 0 | 0 | 0 | 0  |   | 0     | 0 | 0 | 1 | 0 | 0 | 0 | 0  |  |  |
|                  | 0   | 0 | 0 | 0 | 1 | 0 | 0 | 0  | · | 0     | 0 | 0 | 0 | 1 | 0 | 0 | 0  |  |  |
|                  | 0   | 0 | 0 | 0 | 0 | 1 | 0 | 0  |   | 0     | 0 | 0 | 0 | 0 | 1 | 0 | 0  |  |  |
|                  | 0 / | 0 | 0 | 0 | 0 | 0 | 0 | 1  |   | 0     | 0 | 0 | 0 | 0 | 0 | 0 | 1/ |  |  |
|                  | /0  | 0 | 0 | 0 | 0 | 0 | 1 | 0/ |   | /0    | 0 | 0 | 0 | 0 | 0 | 1 | 0/ |  |  |
|                  | /1  | 0 | 0 | 0 | 0 | 0 | 0 | 0\ |   |       |   |   |   |   |   |   |    |  |  |
| =                | 0   | 1 | 0 | 0 | 0 | 0 | 0 | 0  |   |       |   |   |   |   |   |   |    |  |  |
|                  | 0   | 0 | 1 | 0 | 0 | 0 | 0 | 0  |   |       |   |   |   |   |   |   |    |  |  |
|                  | 0   | 0 | 0 | 1 | 0 | 0 | 0 | 0  |   | Eq(2) |   |   |   |   |   |   |    |  |  |
|                  | 0   | 0 | 0 | 0 | 1 | 0 | 0 | 0  |   |       |   |   |   |   |   |   |    |  |  |
|                  | 0   | 0 | 0 | 0 | 0 | 1 | 0 | 0  |   |       |   |   |   |   |   |   |    |  |  |
|                  | 0   | 0 | 0 | 0 | 0 | 0 | 1 | 0  |   |       |   |   |   |   |   |   |    |  |  |
|                  | /0  | 0 | 0 | 0 | 0 | 0 | 0 | 1/ |   |       |   |   |   |   |   |   |    |  |  |

Since, the symbol used in the equivalent circuit (see Fig. 1(a)) is non conventional, we have assumed an equivalent circuit shown at the bottom of the Fig. 1(b) to derive the Eq. (2).

From Eq. (1) and (2), one can see that  $M_1 \neq M_2$  and hence, the circuits are not equivalent to each other. Moreover, the matrix  $M_2$  is an identity matrix, i.e. it represents quantum wire (since successive C<sup>2</sup>NOT operation gives the output same as input) in quantum circuit and it does nothing to the inputs. In short, the operational matrices of the circuits shown in Fig. 1 (top and bottom) are not identical and hence, they cannot be equivalent to each other.

### 1.2 Section B

Moreover, the authors claimed the dotted portion in the Fig 1(a) is an equivalent circuit of QHA, which is not true. The QHA circuit and its equivalent circuits are shown in Fig 3.



Fig. 3 (a) The QHA circuit. (b) and (c) are equivalent circuits of QHA.

The equivalent circuit of the dotted portion of the Fig. 1 (a) is shown in Fig. 4 (a). The operational matrix  $(M_3)$  of the dotted portion of the Fig 1(a) is computed and is shown in Fig. 4 (b). The operational matrix  $(M_4)$  of the QHA (circuit in Fig. 3) is shown in Fig. 4 (c). It is

therefore evident from the Fig. 4 that,  $M_3 \neq M_4$ . Hence, the dotted portion of the circuit does not represent a QHA which has been used in Ref. [1] to synthesize the multiplexer circuit.



Fig. 4 (a) Equivalent circuit of dotted portion of Fig 1(a). (b) Its matrix. (c) Matrix of QHA.

## 2. Comment – II

In any quantum circuit; the number of input lines must equal to number the number of output lines along any cross-section of the circuit [4,5]. This rule is violated by the authors. For example, one can see the circuit shown in Fig. 3 of Ref. [1] (see page no. 365). In that circuit, the number of input line is seven while the number of output lines is nine. From this point of view, we can say that some copy operations exists in the circuit. Therefore, the proposed circuit is irreversible.

## 3. Comment – III

Copying (or Fanout) of qubit in quantum circuit is not allowed. This is because; copying of qubit from one quantum wire to another does not represent same state transformation to the copied quantum wire [5]. The transferred states could be different from the intended states. The authors violated this rule and some copy operations are considered into their circuits [1]. For example, one can see Fig. 3 on page 365 of the Ref. [1], in which many qubits are copied. In this circuit, the sates like  $|S_0\rangle$ ,  $|S_1\rangle$  etc. are copied and shared among the circuit. The copying of qubit is shown by dotted arrow in Fig. 5.



Fig. 5 A figure from Ref. 1 (page 365). The copying of qubits are shown by dotted arrows.

## 4. Comment – IV

The end of the line shown in Fig. 5 is prohibited in quantum circuit. In Ref. 1, the authors have represented a gate by ' $\otimes$ ' symbol. According to the description mentioned in Ref. 1, the gates shown by a brace in Fig. 5, are controlled gates for which ' $\bullet$ ' symbol should be used. However, no such symbol is used at position indicated by dotted circle in Fig. 5. Apart from these, the end of a line (shown by dotted circles and dotted square in Fig. 5) is presented in such a way which is possible in classical circuit but not in quantum circuit. Hence, four more output lines are hidden in this circuit and the actual number of

output lines raise to thirteen and number of input lines is seven, which in turn represents an irreversible quantum circuit and hence violating the law of quantum mechanics.

## References

- [1] D. Mukhopadhyay and A. Si, "Qunatum multiplexer design and optimization applying genetic algorithm", *Int. J. Comp. Sci. Issues*, Vol. 7 (5), Start Page 360 (2010).
- [2] Geraldo A. Barbosa, "Quantum half-adder", Phy. Rev. A 73, 052321 (2006).
- [3] D. Maslov, C. Young, D.M. Miller, G.W. Dueck, "Quantum circuit simplification using templates", Proc. of the conference on Design, Automation and Test in Europe, Munich, Germany, Vol. 2, Start Page 1208 (2005).
- [4] V.V. Shende, A.K. Prasad, I.L. Markov, John P. Hayes, "Synthesis of Reversible Logic Circuits", *IEEE Trans. Computer-Aided Design of Integrated Circuits and Systems*, Vol. 22 (6), Start Page 710 (2003).
- [5] M.A. Nielsen, I.L. Chuang I., Quantum computation and quantum information, Cambridge University Press (2002).

**First Author** Mr. Subhasis Pal is graduated as a student of Electronics (Hons.) from Vidyasagar University (West Bengal, India) in 2006 and M.Sc in Electronic Science from Jadavpur University (West Bengal, India) in 2008. He got first class first position (gold medalist) in graduation. Presently, he is pursuing Ph.D. at the Department of Electronics, West Bengal State University (Barasat, India). His area of research is Quantum Computation.

Second Author Dr. Arijit Roy has attended many prestigious institutes like IITs and Infineon Technologies in his career. He earned Ph.D. degree from School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore. His publication includes regular paper, review article, conference article etc. in international journals and conferences. His paper in Symposium On Electronics - 2004 (Singapore) won the second best paper award. Among his various publications, a 75-journalpage-size review article on "Electromigration" is published in a journal of impact factor 17.731. So far his research works have been cited one hundred times (excluding self citations) and his present research h-index is five. In 2011, Dr. Roy authored a research monograph, titled "Electromigration in Cu Interconnects, The Driving Force Formalism: Modeling and Experiments", published by Lambert Academic Publishing, Germany (ISBN: 978-3-8454-1292-4). Dr. Roy is also involved as reviewer, advisory board member etc. for many international publishers. His research interests include Micro- and Nano-electronics, Microelectronic Reliability, Quantum Circuits and Single Electron Transistor. Presently he is Assistant Professor and HOD of the Electronics Department at West Bengal State University (Barasat, India).

Third Author Mr. Dibyendu Chatterjee completed his B.Sc. degree in Electronics (Hons.) and stood first class first (gold medalist) from Bankura Christian College (under Burdwan University, West Bengal, India) in 2006 and M.Sc. degree in Electronic Science from Jadavpur University (West Bengal, Kolkata, India) in 2008. He is also qualified prestigious examinations such as NET (National Eligibility Test, conducted by UGC govt. of India) and GATE (Graduate Aptitude Test in Engineering, conducted by IITs) in Electronics. Presently Mr. Chatterjee is pursuing Ph.D. at the Department of Electronics, West Bengal State University (Barasat, India). His main area of research is Quantum Computation.

